

| Doc.  | Version: | 3          |
|-------|----------|------------|
| Total | Pages:   | 43         |
| Date  | :        | 2006/06/25 |

# Product Specifications 2.5" COLOR LTPS TFT-LCD MODULE

MODEL NAME: A025DL02 V5

<->Preliminary Specifications

< > Final Specifications

Note: The content of the specifications is subject to change.

| Record of Revision |             |               |                                               |  |  |  |  |
|--------------------|-------------|---------------|-----------------------------------------------|--|--|--|--|
| Version            | Revise Date | Page          | Content                                       |  |  |  |  |
| 0                  | 2006/03/9   |               | First Draft                                   |  |  |  |  |
| 1                  | 2006/06/21  | 7~8,<br>16~17 | Update AC timing and Serial control interface |  |  |  |  |
| 2                  | 2006/06/22  | 30            | Update outline drawing                        |  |  |  |  |
|                    |             | 5             | Update pin assignment                         |  |  |  |  |
|                    |             | 6~7           | Update Electrical characteristics             |  |  |  |  |
| 3                  | 2006/06/25  | 8~13          | Update AC timing                              |  |  |  |  |
|                    |             | 23            | Update register VBLK                          |  |  |  |  |
|                    |             | 34~43         | Update application notes                      |  |  |  |  |
|                    |             |               |                                               |  |  |  |  |
|                    |             |               |                                               |  |  |  |  |
|                    |             |               |                                               |  |  |  |  |
|                    |             |               |                                               |  |  |  |  |



Page: 2/43

# **Contents**

| A. Physical specifications                                                         | 4    |
|------------------------------------------------------------------------------------|------|
| B. Electrical specifications                                                       | 5    |
| 1. Pin assignment                                                                  | 5    |
| a. TFT-LCD panel driving section                                                   |      |
| 2. Absolute maximum ratings                                                        |      |
| 3. Electrical characteristics                                                      | 7    |
| a. Recommended operating conditions (GND=AGND=0V)                                  | 7    |
| b. Electrical Characteristics (GND = AGND = 0V)                                    |      |
| c. Recommended Capacitance Values of External Capacitor                            | 8    |
| d. Backlight driving conditions                                                    | 8    |
| 4. AC Timing                                                                       | 9    |
| a. UPS051 (24MHz) Timing conditions (refer to Fig. 1, Fig. 2)                      | 9    |
| b. UPS051 (20MHz) Timing conditions (refer to Fig. 1, Fig. 2)                      | 9    |
| c. UPS052 (320 mode/NTSC/24.535MHz) timing specifications (refer to Fig. 3, Fig. 4 | 4)13 |
| d. UPS052 (320 mode/PAL/24.375MHz) timing specifications (refer to Fig. 3, Fig. 4) | 13   |
| e. UPS052 (360 mode/NTSC/27MHz) timing specifications (refer to Fig. 3, Fig. 4)    | 13   |
| f. UPS052 (360 mode/PAL/27MHz) timing specifications (refer to Fig. 3, Fig. 4)     | 14   |
| g. CCIR656 Timing chart                                                            | 17   |
| h. CCIR656 decoding                                                                | 17   |
| i. CCIR656 to RGB conversion                                                       |      |
| 5. Serial Control Interface                                                        |      |
| a. Timing condition (refer to Fig. 7)                                              |      |
| b. Serial setting map                                                              | 19   |
| c. Description of Serial Control Operations                                        | 20   |
| d. Description of serial control data                                              | 21   |
| C. Optical specifications (Note 1, Note 2, Note 3)                                 | 29   |
| D. Reliability test items                                                          | 31   |
| E. Outline dimension                                                               | 32   |
| F. Packing form                                                                    | 33   |
| G. Application Notes                                                               | 34   |



Page: 3 / 43

| 1. Input Data Timing           | 34 |
|--------------------------------|----|
| 2. Typical Application Circuit |    |
| 3. Power ON/OFF Sequence       |    |



Page: 4/43

A. Physical specifications

| NO. | Item                     | Item Specification   |  |  |  |
|-----|--------------------------|----------------------|--|--|--|
| 1   | Display resolution (dot) | 960 (W) x 240 (H)    |  |  |  |
| 2   | Active area (mm)         | 50.4 x 37.8          |  |  |  |
| 3   | Screen size (inch)       | 2.5" (Diagonal)      |  |  |  |
| 4   | Dot pitch (mm)           | 0.0525 x 0.1575      |  |  |  |
| 5   | Color configuration      | R. G. B. delta       |  |  |  |
| 6   | Overall dimension (mm)   | 60.73 x 45.07 x 2.58 |  |  |  |
| 7   | Weight (g)               | 17                   |  |  |  |
| 8   | Panel Surface treatment  | Hard coating (3H)    |  |  |  |



Page: 5/43

# **B. Electrical specifications**

# 1. Pin assignment

# a. TFT-LCD panel driving section

| Pin No. | Symbol | I/O | Description                          | Remark |
|---------|--------|-----|--------------------------------------|--------|
| 1       | VCOM   | I   | Common voltage                       |        |
| 2       | CS     | I   | Serial command enable signal         | Note 1 |
| 3       | SDA    | I   | Serial command data input            | Note 1 |
| 4       | SCL    | I   | Serial command clock input           | Note 1 |
| 5       | HSYNC  | I   | Horizontal sync input                |        |
| 6       | VSYNC  | I   | Vertical sync input                  |        |
| 7       | DCLK   | I   | Input data clock                     |        |
| 8       | D7     | I   | Data input; MSB                      |        |
| 9       | D6     | I   | Data input                           |        |
| 10      | D5     | I   | Data input                           |        |
| 11      | D4     | I   | Data input                           |        |
| 12      | D3     | I   | Data input                           |        |
| 13      | D2     | I   | Data input                           |        |
| 14      | D1     | I   | Data input                           |        |
| 15      | D0     | I   | Data input; LSB                      |        |
| 16      | DRV    | 0   | VLED boost transistor driving signal |        |
| 17      | VLED   | Р   | LED power: anode                     |        |
| 18      | FB     | I/P | LED power: cathode                   |        |
| 19      | AVDD   | С   | Power setting capacitor              |        |
| 20      | AGND   | Р   | Ground for analog circuit            |        |
| 21      | GND    | Р   | Ground for digital circuit           |        |
| 22      | VCCI   | Р   | Power supply for digital interface   |        |
| 23      | VDC    | Р   | Power supply for DC-DC circuit       |        |
| 24      | V1     | С   | Power setting capacitor              |        |
| 25      | V2     | С   | Power setting capacitor              |        |
| 26      | V3     | С   | Power setting capacitor              |        |
| 27      | V4     | С   | Power setting capacitor              |        |



Page: 6 / 43

| 28 | V5    | С | Power setting capacitor          |        |
|----|-------|---|----------------------------------|--------|
| 29 | V6    | С | Power setting capacitor          |        |
| 30 | V7    | С | Power setting capacitor          |        |
| 31 | V8    | С | Power setting capacitor          |        |
| 32 | V9    | С | Power setting capacitor          |        |
| 33 | V10   | С | Power setting capacitor          |        |
| 34 | FRP   | 0 | VCOM driving signal              | Note 2 |
| 35 | VGL   | С | Power setting capacitor          |        |
| 36 | VGH   | С | Power setting capacitor          |        |
| 37 | VCOML | С | Power setting capacitor for VCOM |        |
| 38 | VCOMH | С | Power setting capacitor for VCOM |        |
| 39 | VCOM  | I | Common voltage                   |        |

I: Input; O: Output; P: Power; C: Capacitor

Note 1: 3-wire serial control interface is operational after V<sub>CCI</sub> power on reset, but execution of programmed commands is synchronized at front edge of next VSYNC pulse.

Note 2: FRP is the output of Vcom driver. It is the same phase and amplitude with common electrode driving signal (Vcom). The Vcom amplitude and DC level setting can be adjusted through serial control.



# 2. Absolute maximum ratings

| Item                  | Symbol           | Condition | Min. | Max. | Unit                   | Remark              |
|-----------------------|------------------|-----------|------|------|------------------------|---------------------|
| Power voltage         | $V_{DC}$         | GND = 0   | -0.5 | 5    | V                      |                     |
| Power voltage         | V <sub>CCI</sub> | GND = 0   | -0.5 | 5    | V                      |                     |
| Operating temperature | Тора             |           | 0    | 60   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |
| Storage temperature   | Tstg             |           | -25  | 80   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |



Page: 7 / 43

#### 3. Electrical characteristics

# a. Recommended operating conditions (GND=AGND=0V)

| Item           |         | Symbol          | Min.                  | Тур. | Max.                  | Unit     | Remark |
|----------------|---------|-----------------|-----------------------|------|-----------------------|----------|--------|
|                |         | $V_{DC}$        | 3.0                   | 3.3  | 3.6                   | <b>V</b> | Note 1 |
| Power supply   |         | $V_{CCI}$       | 1.7                   | 3.3  | 3.6                   | ٧        | Note 2 |
| Input          | H Level | V <sub>IH</sub> | 0.8* V <sub>CCI</sub> | -    | V <sub>CCI</sub>      | V        |        |
| Signal voltage | L Level | $V_{IL}$        | GND                   | -    | 0.2* V <sub>CCI</sub> | V        |        |

Note 1: A build-in power on reset circuit for V<sub>DC</sub> and V<sub>CCI</sub> is provided within the integrated LCD driver IC.

The LCD module is in power save mode in default, and a standby releasing is required after V<sub>CCI</sub> power on through serial control. Please refer to the register STB setting for detail.

Note 2: The power supply of digital interface,  $V_{\text{CCI}}$ , is for the 1.8V digital interface requirement in the future. These digital signals are DCLK, HSYNC, VSYNC, D7~D0, CS, SDA and SCL. If the digital interface is in the level of 3.3V, please short the power pin  $V_{\text{DC}}$  and  $V_{\text{CCI}}$  to 3.3V. In other words, no matter the voltage level of  $V_{\text{CCI}}$  is 1.8V or 3.3V, the voltage level of  $V_{\text{DC}}$  needs to be kept 3.3V.

## b. Electrical Characteristics (GND = AGND = 0V)

| Parameter            | Symbol                    | Condition              | Min. | Тур. | Max. | Unit | Remark               |
|----------------------|---------------------------|------------------------|------|------|------|------|----------------------|
| Input Current        |                           | V 0.0V                 |      | 18.5 |      |      | Note 1               |
| for V <sub>DC</sub>  | I <sub>DC</sub>           | $V_{DC}=3.3V$          |      | 22.5 |      | mA   | Note 2               |
|                      | I <sub>DC(STANDBY)</sub>  |                        |      | 20   |      |      | Note 1,3             |
|                      |                           | $V_{DC}=3.3V$          |      | 20   |      | uA   | Note 2,3             |
| Input Current        |                           | V 2.2V                 |      | 24   |      |      | Note 1               |
| for V <sub>CCI</sub> | I <sub>CCI</sub>          | $V_{CCI}=3.3V$         |      | 45   |      | uA   | Note 2               |
|                      | I <sub>CCI(STANDBY)</sub> | V <sub>CCI</sub> =3.3V |      | 10   |      |      | Note 1,3             |
|                      |                           |                        |      | 10   |      | uA   | Note 2,3             |
| DC DC valtage        | $V_{GH}$                  | $V_{DC}=3.3V$          |      | 11.5 |      | V    | Note 4               |
| DC-DC voltage        | $V_{GL}$                  | V <sub>DC</sub> =3.3V  |      | -5.3 |      | V    | Note 4               |
|                      | V <sub>CAC</sub>          |                        | 5.0  | 5.6  | 6.4  | Vp-p | AC component, Note 5 |
| VCOM voltage         | V <sub>CDC</sub>          |                        | 1.75 | 2.4  | 3.5  | V    | DC component, Note 6 |

Note 1: Test Condition: 8colorbar+Grayscale pattern, UPS051 mode, DCLK=24MHz, Frame rate: 60Hz, other registers are default setting

Note 2: Test Condition: 8colorbar+Grayscale pattern, UPS052 320x240 mode, DCLK = 24MHz, other registers are default setting

Note 3:In standby mode, digital signals DCLK, HSYNC, VSYNC, D7~D0, CS, SDA and SCL are stopped.

Note 4:  $V_{GH}$  and  $V_{GL}$  are output voltages of integrated LCD driver IC.

Note 5: The brightness of LCD panel could be adjusted by the adjustment of the AC component of VCOM. ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 8 / 43

Note 6: V<sub>CDC</sub> could be adjusted, so as to minimize flicker and maximum contrast on each module.

## c. Recommended Capacitance Values of External Capacitor

The recommended capacitance values of the external capacitor are shown below. These values should be finally determined only after performing sufficient evaluation on the module.

| Pin name | Recommended value of capacitors (μF) | Withstanding voltage (V) |
|----------|--------------------------------------|--------------------------|
| AVDD     | 4.7 to 10                            | 16                       |
| VGH      | 4.7 to 10                            | 16                       |
| VGL      | 4.7 to 10                            | 16                       |
| VCOMH    | 4.7 to 10                            | 16                       |
| VCOML    | 4.7 to 10                            | 16                       |
| V1, V2   | 2.2 to 10                            | 16                       |
| V3, V4   | 2.2 to 10                            | 16                       |
| V5, V6   | 2.2 to 10                            | 16                       |
| V7, V8   | 2.2 to 10                            | 16                       |
| V9, V10  | 2.2 to 10                            | 16                       |

# d. Backlight driving conditions

| Parameter   | Symbol         | Min. | Тур. | Max. | Unit | Remark |
|-------------|----------------|------|------|------|------|--------|
| LED current |                |      | 20   |      | mA   |        |
| LED voltage | V <sub>L</sub> |      | 11.4 |      | V    | Note   |

Note: For 3 LEDs, VLED = 3.6\*3+0.6 = 11.4V.



Page: 9/43

# 4. AC Timing

# a. UPS051 (24MHz) Timing conditions (refer to Fig. 1, Fig. 2)

|                  | Parameter         | Symbol              | Min.  | Тур.   | Max.                 | Unit.          | Remark |
|------------------|-------------------|---------------------|-------|--------|----------------------|----------------|--------|
| DCLK Fre         | equency           | 1/t <sub>DCLK</sub> | 22.93 | 24.535 | 27.19                | MHz            |        |
|                  | Period            | t <sub>H</sub>      | 1560  | 1560   | 1728                 | DCLK           |        |
|                  | Display period    | t <sub>hdisp</sub>  |       | 960    | DCLK                 |                |        |
| HSYNC            | Blanking          | t <sub>hblk</sub>   | 66    | 241    | 255                  | DCLK           | Note 1 |
|                  | Front porch       | t <sub>hfp</sub>    | 345   | 359    | _                    | DCLK           |        |
|                  | Pulse width       | t <sub>hsw</sub>    | 1     | 1      | t <sub>hblk</sub> -1 | DCLK           |        |
|                  | Daviad            |                     | 15.2  | 16.6   | 20                   | ms             |        |
|                  | Period            | t <sub>V</sub>      | 245   | 262.5  | 265                  | t <sub>H</sub> |        |
| VSYNC            | Display period    | t <sub>vdisp</sub>  | 240   |        |                      | t <sub>H</sub> | Note 2 |
|                  | Blanking          | t <sub>vblk</sub>   | 3     | 21     | 31                   | t <sub>H</sub> |        |
| Pulse width      |                   | t <sub>vsw</sub>    | 1     | 1      | t <sub>vblk</sub> -1 | DCLK           |        |
| Data set-up time |                   | t <sub>ds</sub>     | 12    |        |                      | ns             |        |
| Data hold time   |                   | t <sub>dh</sub>     | 12    |        |                      | ns             |        |
| Vsync-to-        | Hsync set-up time | t <sub>vhs</sub>    | 1     |        |                      | DCLK           |        |

<sup>(\*)</sup> when  $t_H = 68us$ ,  $t_V = 245t_H$ 

Note 1: UPS051 Horizontal blanking time (t<sub>hblk</sub>) is adjustable by setting register HBLK; requirement of minimum blanking time and minimum front porch time must be satisfied.

Note 2: UPS051 Vertical blanking time (t<sub>vblk</sub>) is adjustable by setting register VBLK. UPS051 accepts both interlace and non-interlace vertical input timing.

#### b. UPS051 (20MHz) Timing conditions (refer to Fig. 1, Fig. 2)

|           | Parameter      | Symbol              | Min.  | Тур.  | Max.                 | Unit.          | Remark   |  |
|-----------|----------------|---------------------|-------|-------|----------------------|----------------|----------|--|
| DCLK Fre  | equency        | 1/t <sub>DCLK</sub> | 19.43 | 20.00 | 22.93                | MHz            |          |  |
|           | Period         | t <sub>H</sub>      | 1322  | 1360  | 1560                 | DCLK           |          |  |
|           | Display period | t <sub>hdisp</sub>  |       | 960   | DCLK                 |                |          |  |
| HSYNC     | Blanking       | t <sub>hblk</sub>   | 66    | 241   | 255                  | DCLK           | Note 1,2 |  |
|           | Front porch    | t <sub>hfp</sub>    | 123   | 159   | 534                  | DCLK           |          |  |
|           | Pulse width    | t <sub>hsw</sub>    | 1     | 1     | t <sub>hblk</sub> -1 | DCLK           |          |  |
|           | Daviad         |                     | 15.2  | 16.6  | 20                   | ms             |          |  |
|           | Period         | t <sub>V</sub>      | 245   | 245   | 265                  | t <sub>H</sub> |          |  |
| VSYNC     | Display period | $t_{vdisp}$         |       | 240   |                      | t <sub>H</sub> | Note 3   |  |
|           | Blanking       | t <sub>vblk</sub>   | 3     | 4     | 24                   | t <sub>H</sub> |          |  |
|           | Pulse width    | t <sub>vsw</sub>    | 1     | 1     | t <sub>vblk</sub> -1 | DCLK           |          |  |
| Data set- | up time        | t <sub>ds</sub>     | 12    |       |                      | ns             |          |  |
| Data hold | time           | t <sub>dh</sub>     | 12    |       |                      | ns             |          |  |



Page: 10 / 43

| Vsync-to-Hsync set-up time | t <sub>vhs</sub> | 1 |  |  | DCLK |  |
|----------------------------|------------------|---|--|--|------|--|
|----------------------------|------------------|---|--|--|------|--|

Note 1: If the DCLK number of 1 Hsync period is less than 1560, please set series command R133 = 29h & R134 = AEh & R136 = 2Bh & R137 = 8Ch & R138 = 0Bh.

Note 2: UPS051 Horizontal blanking time (t<sub>hblk</sub>) is adjustable by setting register HBLK; requirement of minimum blanking time and minimum front porch time must be satisfied.

Note 3: UPS051 Vertical blanking time (t<sub>vblk</sub>) is adjustable by setting register VBLK. UPS051 accepts both interlace and non-interlace vertical input timing.



Page: 11 / 43



Fig. 1 UPS051 Input Horizontal Signal



Page: 12/43



Fig. 2 UPS051 Input Vertical Signal



Page: 13 / 43

# c. UPS052 (320 mode/NTSC/24.535MHz) timing specifications (refer to Fig. 3, Fig. 4)

| Pa         | arameter       | Symbol              | Min. | Тур.   | Max.              | Unit.             | Remark |
|------------|----------------|---------------------|------|--------|-------------------|-------------------|--------|
| DCLK Frequ | iency          | 1/t <sub>DCLK</sub> | 24   | 24.535 | 27                | MHz               |        |
|            | Period         | t <sub>H</sub>      |      | 1560   |                   | t <sub>DCLK</sub> |        |
|            | Display period | $t_{hdisp}$         |      | 1280   | t <sub>DCLK</sub> |                   |        |
| HSYNC      | Blanking       | t <sub>hblk</sub>   |      | 241    | t <sub>DCLK</sub> |                   |        |
|            | Pulse width    | t <sub>hsw</sub>    |      | 1      |                   | t <sub>DCLK</sub> |        |
|            | Daviad         | t <sub>V</sub>      | 15.2 | 16.6   | 20                | ms                |        |
|            | Period         | t <sub>V</sub>      |      | 262.5  |                   | t <sub>H</sub>    |        |
| VSYNC      | Display period | t <sub>vdisp</sub>  | 240  |        |                   | t <sub>H</sub>    |        |
|            | Blanking       | t <sub>vblk</sub>   |      | 21     |                   | t <sub>H</sub>    |        |
|            | Pulse width    | t <sub>vsw</sub>    |      | 1      |                   | t <sub>DCLK</sub> |        |

## d. UPS052 (320 mode/PAL/24.375MHz) timing specifications (refer to Fig. 3, Fig. 4)

| P          | arameter       | Symbol                | Min. | Unit.  | Remark |                   |  |
|------------|----------------|-----------------------|------|--------|--------|-------------------|--|
| DCLK Frequ | uency          | 1/t <sub>DCLK</sub>   | 24   | 24.375 | 27     | MHz               |  |
|            | Period         | $t_H$                 |      | 1560   |        | t <sub>DCLK</sub> |  |
|            | Display period | $t_{hdisp}$           |      | 1280   |        | t <sub>DCLK</sub> |  |
| HSYNC      | Blanking       | t <sub>hblk</sub> 241 |      |        |        | t <sub>DCLK</sub> |  |
|            | Pulse width    | $t_{hsw}$             |      | 1      |        | t <sub>DCLK</sub> |  |
|            | Daviad         | t <sub>V</sub>        | 15.2 | 16.6   | 20     | ms                |  |
|            | Period         | t <sub>V</sub>        |      | 312.5  |        | t <sub>H</sub>    |  |
| VSYNC      | Display period | $t_{vdisp}$           |      | 288    | 288    |                   |  |
|            | Blanking       | t <sub>vbp</sub>      |      | 24     |        | t <sub>H</sub>    |  |
|            | Pulse width    | t <sub>vsw</sub>      |      | 1      | _      | t <sub>DCLK</sub> |  |

## e. UPS052 (360 mode/NTSC/27MHz) timing specifications (refer to Fig. 3, Fig. 4)

| Pa         | arameter       | Symbol              | Min. | Тур.  | Max.              | Unit.             | Remark |
|------------|----------------|---------------------|------|-------|-------------------|-------------------|--------|
| DCLK Frequ | iency          | 1/t <sub>DCLK</sub> | 24   | 27    | 28                | MHz               |        |
|            | Period         | t <sub>H</sub>      |      | 1716  |                   | t <sub>DCLK</sub> |        |
|            | Display period | $t_{hdisp}$         |      | 1440  | t <sub>DCLK</sub> |                   |        |
| HSYNC      | Blanking       | t <sub>hblk</sub>   |      | 241   | t <sub>DCLK</sub> |                   |        |
|            | Pulse width    | t <sub>hsw</sub>    |      | 1     |                   | t <sub>DCLK</sub> |        |
|            | Daviad         | t <sub>V</sub>      | 15.2 | 16.6  | 20                | ms                |        |
|            | Period         | t <sub>V</sub>      |      | 262.5 |                   | t <sub>H</sub>    |        |
| VSYNC      | Display period | $t_{vdisp}$         |      | 240   |                   | t <sub>H</sub>    |        |
|            | Blanking       | t <sub>vblk</sub>   |      | 21    |                   | t <sub>H</sub>    |        |
|            | Pulse width    | t <sub>vsw</sub>    |      | 1     |                   | t <sub>DCLK</sub> |        |



Page: 14 / 43

# f. UPS052 (360 mode/PAL/27MHz) timing specifications (refer to Fig. 3, Fig. 4)

|            | •              |                     | • .  |       | •    | •                 | • ,    |
|------------|----------------|---------------------|------|-------|------|-------------------|--------|
| Pa         | arameter       | Symbol              | Min. | Тур.  | Max. | Unit.             | Remark |
| DCLK Frequ | iency          | 1/t <sub>DCLK</sub> | 24   | 27    | 28   | MHz               |        |
|            | Period         | t <sub>H</sub>      |      | 1728  |      | t <sub>DCLK</sub> |        |
|            | Display period | $t_{hdisp}$         |      | 1440  |      | t <sub>DCLK</sub> |        |
| HSYNC      | Blanking       | t <sub>hblk</sub>   |      | 241   |      | t <sub>DCLK</sub> |        |
|            | Pulse width    | $t_{hsw}$           |      | 1     |      | t <sub>DCLK</sub> |        |
|            | Davied         | t <sub>V</sub>      | 15.2 | 16.6  | 20   | ms                |        |
|            | Period         | t <sub>V</sub>      |      | 312.5 |      | t <sub>H</sub>    |        |
| VSYNC      | Display period | $t_{vdisp}$         |      | 288   |      | t <sub>H</sub>    |        |
|            | Blanking       | $t_{vbp}$           |      | 24    | ·    | t <sub>H</sub>    |        |
|            | Pulse width    | t <sub>vsw</sub>    |      | 1     |      | t <sub>DCLK</sub> |        |



Page: 15 / 43



Fig. 3 UPS052 Input Horizontal Signal



Page: 16 / 43



Fig. 4 UPS052 Input Vertical Signal



Page: 17 / 43

# g. CCIR656 Timing chart



Fig. 5: CCIR656 Data input format

# h. CCIR656 decoding

FF 00 00 XY signals are involved with HSYNC, VSYNC and Field XY encode following bits:

F=field select

V=indicate vertical blanking

H=1 if EAV else 0 for SAV

P3-P0=protection bits

 $P3=V \oplus H$   $P2=F \oplus H$   $P1=F \oplus V$   $P0=F \oplus V \oplus H$ 

⊕represents the exclusive-OR function.

Control is provided through "End of Video" (EAV) and "Start of Video" (SAV) timing references. Horizontal blanking section consists of repeating pattern 80 10 80 10

| XY      |    |    |    |    |    |    |         |  |  |
|---------|----|----|----|----|----|----|---------|--|--|
| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0(LSB) |  |  |
| 1       | F  | V  | Н  | P3 | P2 | P1 | P0      |  |  |

#### i. CCIR656 to RGB conversion

R=Y +1.371\*(Cr-128)

G=Y -0.698(Cr-128)-0.336(Cb-128)

B=Y +1.732(Cb-128)

In CCIR656 mode , please set series command  ${\bf R3=2Eh}$  &  ${\bf R13=4Bh}$  for the better contrast .



Page: 18 / 43

# **CSYNC Timing chart**

NTSC mode



PAL mode



Fig. 6: CSYNC Data input format

| Item                                | Min    | Тур              | Max |
|-------------------------------------|--------|------------------|-----|
| HYSNC width                         | 20 clk | 4.7us            | 6us |
| Equivalent pulse width              | 20 clk | 2.35us           | 3us |
| Serrated pulse width (inside VSYNC) | 20 clk | 4.7us            | 6us |
| VSYNC width                         | 2.3H   | NTSC:3H PAL:2.5H | 10H |



Page: 19 / 43

#### 5. Serial Control Interface

# a. Timing condition (refer to Fig. 7)

| <u> </u>                     |                  |      |      |      |       |        |
|------------------------------|------------------|------|------|------|-------|--------|
| Parameter                    | Symbol           | Min. | Тур. | Max. | Unit. | Remark |
| Serial load input setup time | t <sub>s0</sub>  | 100  |      |      | ns    |        |
| Serial load input hold time  | t <sub>h0</sub>  | 100  |      |      | ns    |        |
| Serial data input setup time | t <sub>s1</sub>  | 100  |      |      | ns    |        |
| Serial data input hold time  | t <sub>h1</sub>  | 100  |      |      | ns    |        |
| CCL pulso width              | t <sub>w1L</sub> | 200  |      |      | ns    |        |
| SCL pulse width              | t <sub>w1H</sub> | 200  |      |      | ns    |        |
| CS pulse width               | T <sub>w2</sub>  | 600  |      |      | ns    |        |

# b. Serial setting map

| No   |     |     | Reg | ister | Addr | ess |    |    |                                    |                       |         | Registe<br>(Default |              |                |                 |            |
|------|-----|-----|-----|-------|------|-----|----|----|------------------------------------|-----------------------|---------|---------------------|--------------|----------------|-----------------|------------|
|      | S15 | S14 | S13 | S12   | S11  | S10 | S9 | S8 | S7                                 | S6                    | S5      | S4                  | S3           | S2             | S1              | S0         |
| R0   | 0   | 0   | 0   | 0     | 0    | 0   | 0  | 0  | ×                                  | ×                     | ×       | ×                   | ×            |                | VCOM_A<br>(011) | <b>√</b> C |
| R1   | 0   | 0   | 0   | 0     | 0    | 0   | 0  | 1  | ×                                  | FLK<br>(0)            |         |                     | VCOM<br>(18h |                |                 |            |
| R3   | 0   | 0   | 0   | 0     | 0    | 0   | 1  | 1  | BRIGHTNESS(40h)                    |                       |         |                     |              |                |                 |            |
| R4   | 0   | 0   | 0   | 0     | 0    | 1   | 0  | 0  |                                    |                       |         |                     |              |                | HDIR<br>(1)     |            |
| R5   | 0   | 0   | 0   | 0     | 0    | 1   | 0  | 1  | DRV_<br>FREQ<br>(0)                | GRB<br>(1)            | ×       | PWM_DU              | ΓΥ(10)       | SHDB2<br>(1)   | SHDB1<br>(1)    | STB<br>(0) |
| R6   | 0   | 0   | 0   | 0     | 0    | 1   | 1  | 0  | ×                                  | LED CURREN VBI K      |         |                     |              |                |                 |            |
| R7   | 0   | 0   | 0   | 0     | 0    | 1   | 1  | 1  |                                    | HBLK<br>(1Eh)         |         |                     |              |                |                 |            |
| R8   | 0   | 0   | 0   | 0     | 1    | 0   | 0  | 0  | BL_DF                              | BL_DRV (00) × × × × × |         |                     |              | ×              |                 |            |
| R12  | 0   | 0   | 0   | 0     | 1    | 1   | 0  | 0  |                                    |                       |         |                     |              | DCLKpol<br>(0) |                 |            |
| R13  | 0   | 0   | 0   | 0     | 1    | 1   | 0  | 1  |                                    |                       |         | CONTRA              | AST(40h)     | )              |                 |            |
| R14  | 0   | 0   | 0   | 0     | 1    | 1   | 1  | 0  | ×                                  |                       |         | SUB-CON             | ITRAST_      | _R(40h)        |                 |            |
| R15  | 0   | 0   | 0   | 0     | 1    | 1   | 1  | 1  | ×                                  |                       |         | SUB-BRIG            | HTNESS       | S_R(40h)       | )               |            |
| R16  | 0   | 0   | 0   | 1     | 0    | 0   | 0  | 0  | ×                                  |                       |         | SUB-CON             | ITRAST       | _B(40h)        |                 |            |
| R17  | 0   | 0   | 0   | 1     | 0    | 0   | 0  | 1  | ×                                  |                       |         | SUB-BRIG            | HTNESS       | S_B(40h)       |                 |            |
| R18  | 0   | 0   | 0   | 1     | 0    | 0   | 1  | 0  |                                    | Gam                   | ma_VR2( | (8h)                |              | Gamma          | a_VR1(8h        | 1)         |
| R19  | 0   | 0   | 0   | 1     | 0    | 0   | 1  | 1  |                                    | Gam                   | ma_VR4( | (8h)                |              | Gamma          | _VR3(8h         | 1)         |
| R133 | 1   | 0   | 0   | 0     | 0    | 1   | 0  | 1  | Reserved register for IC Test Mode |                       |         |                     |              |                |                 |            |
| R134 | 1   | 0   | 0   | 0     | 0    | 1   | 1  | 0  | Reserved register for IC Test Mode |                       |         |                     |              |                |                 |            |
| R136 | 1   | 0   | 0   | 0     | 1    | 0   | 0  | 0  | Reserved register for IC Test Mode |                       |         |                     |              |                |                 |            |
| R137 | 1   | 0   | 0   | 0     | 1    | 0   | 0  | 1  | Reserved register for IC Test Mode |                       |         |                     |              |                |                 |            |
| R138 | 1   | 0   | 0   | 0     | 1    | 0   | 1  | 0  |                                    |                       | Rese    | erved register      | for IC T     | est Mode       | )               |            |

 $\times$  : reserved, please set to '0'



Page: 20 / 43

## c. Description of Serial Control Operations

- Each serial command consists of 16 bits of data which is loaded one bit a time at the rising edge of serial clock SCL
- Command loading operation starts from the falling edge of CS and is completed at the next rising edge
- The serial control block is operational after power on reset, but commands are established by the VSYNC signal. If command is transferred multiple times for the same register, the last command before the VSYNC signal is valid. Please refer to Fig. 8.
- If less than 16 bits of SCL are input while CS is low, the transferred data is ignored.
- If 16 bits or more of SCL are input while CS is low, the first 16 bits of transferred data before the rising edge of CS pulse are valid data.
- Serial block operates with the SCL clock and serial data can be accepted in the power save mode



Fig. 7 Serial Control Timing



Page: 21 / 43



Fig. 8 Illustration of Serial Command Operation

# d. Description of serial control data

VCOM\_AC: Common voltage AC level selection; 3 bit setting, 0.2V / LSB (deviation ±4%)

| (MSB – LSB) | VCOM AC LEVEL | UNIT |
|-------------|---------------|------|
| 000         | 5.0           |      |
| 001         | 5.2           |      |
| 010         | 5.4           |      |
| 011         | 5.6 (Default) | V    |
| 100         | 5.8           | V    |
| 101         | 6.0           |      |
| 110         | 6.2           |      |
| 111         | 6.4           |      |





Page: 22 / 43

VCOM\_DC: Common voltage DC level selection; 6 bit setting, 27.8mV / LSB

| (MSB – LSB) | VCOM AC LEVEL | UNIT |
|-------------|---------------|------|
| 00h         | 1.75          |      |
| 18h         | 2.4(Default)  | V    |
| 3Fh         | 3.5           |      |



FLK: flicker pattern output

| FLK | Function                   |
|-----|----------------------------|
| 0   | Normal operation (Default) |
| 1   | Flicker patttern output    |



# BRIGHTNESS: RGB bright level setting; 8-bit setting

| (MSB-LSB) | Function         |
|-----------|------------------|
| 00h       | Dark             |
| 40h       | Center (Default) |
| FFh       | Bright           |

#### HDIR: Horizontal scan direction setting

| HDIR | Function                     |
|------|------------------------------|
| 0    | Right-to-left scan           |
| 1    | Left-to-right scan (Default) |



Page: 23 / 43

#### **VDIR: Vertical scan direction setting**

| VDIR | Function                  |
|------|---------------------------|
| 0    | Down-to-up scan           |
| 1    | Up-to-down scan (Default) |

#### NTSC/PAL: NTSC or PAL mode selection (for UPS052 input timing)

| (MSB-LSB) | Function                      |
|-----------|-------------------------------|
| 00        | PAL mode                      |
| 01        | NTSC mode                     |
| 1X        | Auto-detection mode (Default) |

#### SEL: Input data timing format selection; please refer to AC timing section for detail specifications

| (MSB-LSB) | Input Timing Format |
|-----------|---------------------|
| 00        | UPS051 (Default)    |
| 01        | UPS052: 320x240     |
| 1X        | UPS052: 360x240     |

YUV: YUV (CCIR656) or RGB input selection

| YUV | Function             |
|-----|----------------------|
| 0   | RGB input ( Default) |
| 1   | CCIR656 input(*)     |

When this command is sent to ASIC, it will be executed immediately.

When CSYNC ='0', CSYNC input from HSYNC pin, If YUV='1' & CSYNC='0', YUV is the input signal.

(\*)for CCIR656 input interface, SEL has to be set as "11"

#### STB: Standby (power saving) mode setting

| STB | Function               |
|-----|------------------------|
| 0   | Standby mode (Default) |
| 1   | Normal operation       |

#### SHDB1: Shut-down for back light power converter

| SHDB1 | Function                                                                      |
|-------|-------------------------------------------------------------------------------|
| 0     | The black power converter is off                                              |
| 1     | The black power converter is controlled by build-in on/off sequence (Default) |

#### SHDB2: Shut-down for VGH/VGL charge pump

| SHDB | Function                                                                    |
|------|-----------------------------------------------------------------------------|
| 0    | The VGH/VGL charge pump is off                                              |
| 1    | The VGH/VGL charge pump is controlled by build-in on/off sequence (Default) |



Page: 24 / 43

#### PWM\_DUTY: PWM duty cycle selection for back light power converter

| (MSB-LSB) | Function(PWM duty cycle) |
|-----------|--------------------------|
| 00        | 50%                      |
| 01        | 60%                      |
| 10        | 65%(Default)             |
| 11        | 70%                      |

#### **GRB: Register reset setting**

| GRB | Function                              |
|-----|---------------------------------------|
| 0   | Reset all registers to default values |
| 1   | Normal operation (Default)            |

#### DRV FREQ: DRV signal frequency setting

| Mode           | DRV_FREQ='0'<br>(default) | DRV_FREQ='1' |  |  |
|----------------|---------------------------|--------------|--|--|
| UPS051 960x240 | DCLK/64                   | DCLK/32      |  |  |
| UPS052         | DCLK/64                   | DCLK/32      |  |  |

#### VBLK: Vertical blanking setting for UPS051, UPS052 and CCIR656; 5-bit setting, 1 line/LSB

For UPS051 and UPS052 NTSC mode; 5-bit setting, 1 line/LSB

| (MSB-LSB)  | V-blanking t <sub>vblk</sub> | UNIT |
|------------|------------------------------|------|
| 03h (min)  | 3                            |      |
| 15h (Typ.) | 21 (Default)                 | line |
| 1Fh (max)  | 31                           |      |

For CCIR656 NTSC mode; 5-bit setting, 1 line/LSB

| (MSB-LSB)  | V-blanking t <sub>vblk</sub> | UNIT |
|------------|------------------------------|------|
| 03h (min)  | 3                            |      |
| 16h (Typ.) | 22                           | line |
| 1Fh (max)  | 31                           |      |

Under CCIR656 PAL mode; Vertical blanking+3, as the following table; 5-bit setting, 1 line/LSB

| (MSB-LSB)  | V-blanking t <sub>vblk</sub> | UNIT |
|------------|------------------------------|------|
| 03h (min)  | 6                            |      |
| 15h (Typ.) | 24                           | line |
| 1Fh (max)  | 34                           |      |

Note:V-blanking must be adjusted based on the input data.

#### LED\_CURRENT: Adjust LED current

## DC-DC feedback voltage

| (MSB-LSB) | Function             |
|-----------|----------------------|
| 00        | 0.6 V(default, 20mA) |
| 01        | 0.75V (25mA)         |
| 10        | 0.45V (15mA)         |
| 11        | 0.3V (10mA)          |



Page: 25 / 43

## HBLK: Horizontal blanking setting for UPS051; 8-bit setting, 1 DCLK/LSB

| (MSB-LSB) | H-blanking t <sub>hblk</sub> | UNIT |
|-----------|------------------------------|------|
| 00h       | 0                            |      |
| 1Eh       | 30 (Default)                 | DCLK |
| FFh       | 255                          | 1    |

#### BL\_DRV: Backlight driving capability setting

| D7 | D6 | BL_DRV capability             |  |  |  |
|----|----|-------------------------------|--|--|--|
| 0  | 0  | Normal capability (Default)   |  |  |  |
| 0  | 1  | 2 times the Normal capability |  |  |  |
| 1  | 0  | 4 times the Normal capability |  |  |  |
| 1  | 1  | 8 times the Normal capability |  |  |  |

Note: For better efficiency, the setting DRV\_FREQ='1' and BL\_DRV="11" are recommended.

DCLKpol: DCLK polarity selection

| _ |         | and your control of the control of t |
|---|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | DCLKpol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   | 0       | Positive polarity ( Default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ſ | 1       | Negative polarity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

**HDpol: HSYNC polarity selection** 

| HDpol | Function                     |
|-------|------------------------------|
| 0     | Positive polarity            |
| 1     | Negative polarity ( Default) |

#### **VDpol: VSYNC polarity selection**

| VDpol | Function                     |
|-------|------------------------------|
| 0     | Positive polarity            |
| 1     | Negative polarity ( Default) |

#### HDpol=1, VDpol=1, CLKpol=0









Page: 26 / 43

#### CbCr: CbCr: Cb & Cr exchange position

| CbCr='0' | Cb0 | Y0 | Cr0 | Y1 | Cb2 | Y2 | Cr2 | Y3 |
|----------|-----|----|-----|----|-----|----|-----|----|
| CbCr='1' | Cr0 | Y0 | Cb0 | Y1 | Cr2 | Y2 | Cb2 | Y3 |

**CSYNC: Separate SYNC or CSYNC input selection** 

| CSYNC | Function                       |  |  |
|-------|--------------------------------|--|--|
| 0     | CSYNC input                    |  |  |
| 1     | Separate SYNC input ( Default) |  |  |

When CSYNC ='0', CSYNC input from HSYNC pin

If YUV='1' & CSYNC='0', YUV is the input signal(VSYNC needs to pull high)

#### Gamma\_VR1, Gamma\_VR2, Gamma\_VR3, Gamma\_VR4: resistor range 8K(0000)~23K(1111)

| (MSB-LSB) | Function      |
|-----------|---------------|
| 0000      | 8K            |
| 1000      | 16K (Default) |
| 1111      | 23K           |



- 1, VGMA1, VGMA2, VGMA3 are generated within driver IC and adjustable through serial register setting
- 2. VR1, VR2, VR3, VR4 are adjustable through 4 bit registers

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 27 / 43

3. When FRP=L (Positive Polarity)

VGMA0=3.7V, VGMA4=0V

4. When FRP=H (Negative Polarity)

VGMA0=0V, VGMA4 = 3.7V

#### CONTRAST: RGB Contrast level setting, the gain changes (1/64)/bit

| (MSB-LSB) | Function    |
|-----------|-------------|
| 00h       | 0           |
| 40h       | 1 (Default) |
| FFh       | 3.984       |

#### SUB-CONTRAST: RB sub-contrast level setting, the gain changes (1/256) / bit

| (MSB-LSB) | Function    |
|-----------|-------------|
| 00h       | 0.75        |
| 40h       | 1 (Default) |
| 7Fh       | 1.246       |

#### SUB-BRIGHTNESS: RB sub-bright level setting, setting accuracy: 1 step / bit

| (MSB-LSB) | Function             |  |  |  |
|-----------|----------------------|--|--|--|
| 00h       | Dark ( -64 )         |  |  |  |
| 40h       | Center (0) (Default) |  |  |  |
| 7Fh       | Bright ( +63 )       |  |  |  |

#### PAIR: PAIR: Vertical start time setting for Odd/Even frame

UPS051 / UPS052 NTSC / UPS052 PAL (\*)

| Ī | PAIR(1:0) |   | VBLK           | UNIT  |
|---|-----------|---|----------------|-------|
|   |           |   | ODD / EVEN     | 0.411 |
|   | Χ         | 0 | 21/21(default) | н     |
|   | Х         | 1 | 21/20          | Н     |

CCIR656 NTSC/PAL (\*\*)

| PAIR(1:0) |   | VBLK       |      |
|-----------|---|------------|------|
|           |   | ODD / EVEN | UNIT |
| 0         | 0 | 22/22      |      |
| 0         | 1 | 22/23      | Н    |
| 1         | 0 | 23/22      | П    |
| 1         | 1 | 23/23      |      |

(\*) The typical value of VBLK of UPS052 PAL (24 H) is different than UPS051/UPS052 NTSC (21H).

(\*\*) The typical value of VBLK of CCIR656 PAL (24 H) is different than CCIR656 NTSC (22H).

Note: V-blanking must be adjusted based on the input data.



Page: 28 / 43



|       | PAI       | R=0 | PAIR=1 |     |  |
|-------|-----------|-----|--------|-----|--|
| Field | START END |     | START  | END |  |
| ODD   | 22        | 261 | 22     | 261 |  |
| EVEN  | 285       | 524 | 284    | 523 |  |

This table is based on VBLK=21.



Page: 29 / 43

# C. Optical specifications (Note 1, Note 2, Note 3)

| Item                 | Symbol         | Condition                  | Min. | Тур.     | Max.     | Unit              | Remark   |
|----------------------|----------------|----------------------------|------|----------|----------|-------------------|----------|
| Response time        |                |                            |      |          |          |                   |          |
| Rise<br>Fall         |                | $\theta = 0^{\circ}$       | -    | 15<br>20 | 25<br>30 | ms<br>ms          | Note 4   |
| Contrast ratio       | CR             | At optimized viewing angle | 200  | 300      | -        |                   | Note 5,6 |
| Viewing angle        |                |                            |      |          |          |                   |          |
| Тор                  |                |                            | 35   | 45       | -        |                   |          |
| Bottom               |                | CR≧10                      | 60   | 70       | -        | deg.              | Note 7   |
| Left                 |                |                            | 45   | 55       | -        |                   |          |
| Right                |                |                            | 45   | 55       | -        |                   |          |
| Brightness           | Y <sub>L</sub> | $\theta$ =0°               | 350  | 400      | -        | cd/m <sup>2</sup> | Note 8   |
| White chromaticity   | Х              | <i>θ</i> =0°               | 0.28 | 0.33     | 0.38     |                   |          |
| write Citioniations  | у              | θ =0°                      | 0.30 | 0.35     | 0.40     |                   |          |
| Luminance Uniformity |                |                            | 60   |          |          | %                 | Note 9   |

- Note 1. Ambient temperature =25  $^{\circ}$ C. And backlight current I<sub>L</sub>=20 mA
- Note 2. To be measured in the dark room.
- Note 3. To be measured on the center area of panel with a field angle of 1°by
  Topcon luminance meter BM-7,
  after 10 minutes operation, distance:
  500±50mm.



Note 4. Definition of response time: The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively.

The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.





Page: 30 / 43

#### Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Photo detector output when LCD is at "White" state Contrast ratio (CR)= Photo detector output when LCD is at "Black" state

Note 6. White Vi=V $_{i50}$   $\pm$  1.5V Black Vi=V $_{i50}$  + 2.0V

"±" Means that the analog input signal swings in phase with COM signal.

"  $\mp$ " Means that the analog input signal swings out of phase with COM signal.  $V_{\text{i50}}$ . The analog input voltage when transmission is 50%

The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.



#### Note 7. Definition of viewing angle:



. Note 8. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened



Page: 31 / 43

# D. Reliability test items

| No. | Test items                         | Conditions                                                                                                           | Remark                                             |
|-----|------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 1   | High temperature storage           | Ta= 80°C 240Hrs                                                                                                      |                                                    |
| 2   | Low temperature storage            | Ta= -25°C 240Hrs                                                                                                     |                                                    |
| 3   | High temperature operation         | Ta= 60°C 240Hrs                                                                                                      |                                                    |
| 4   | Low temperature operation          | Ta= 0°C 240Hrs                                                                                                       |                                                    |
| 5   | High temperature and high humidity | Ta= 60°C . 90% RH 240Hrs                                                                                             | Operation                                          |
| 6   | Heat shock                         | -25°C ~80°C /50 cycle 2Hrs/cycle                                                                                     | Non-operation                                      |
| 7   | Electrostatic discharge            | $\pm$ 200V,200pF(0 $\Omega$ ), once for each terminal                                                                | Non-operation                                      |
| 8   | Vibration                          | Frequency range : 10~55Hz Stoke : 1.5mm Sweep : 10~55Hz~10Hz 2 hours for each direction of X,Y,Z (6 hours for total) | Non-operation<br>JIS C7021,<br>A-10<br>condition A |
| 9   | Mechanical shock                   | 100G . 6ms, ±X,±Y,±Z 3 times for each direction                                                                      | Non-operation<br>JIS C7021,<br>A-7<br>condition C  |
| 10  | Vibration (with carton)            | Random vibration: 0.015G <sup>2</sup> /Hz from 5~200Hz -6dB/Octave from 200~500Hz                                    | IEC 68-34                                          |
| 11  | Drop (with carton)                 | Height: 60cm<br>1 corner, 3 edges, 6 surfaces                                                                        |                                                    |

Note: Ta: Ambient temperature.

# E. Outline dimension



# F. Packing form





Page: 34 / 43

#### G. Application Notes

This LTPS TFT LCD module is designed for digital still camera application. A COG type LCD driver IC is integrated within this module, makes it much easier to design and cost-effective. The main features of integrated driver are:

- Accepting digital serial R, G, B 8-bit signal, fewer adjustment, fewer design effort, and lower power consumption compared to other analog LTPS solution.
- Integrated timing controller for UPS051 and UPS052 input timing formats. For UPS052 input timing, the input signal is always the same for different panel resolution.
- Integrated LED power converter controller, DC-DC charge pump, and Vcom driver. A design requires less peripheral components and reduces the total system cost.

#### 1. Input Data Timing

Two kinds of input timing format are supported: UPS051 and UPS052. In UPS051 input format, the conversion of image data to display dots is controlled by the user. In UPS052 input format, the mapping of incoming data to display dots is take cared by built in scaling function of driver IC.

For UPS051 timing, the module accept one dot video data at the rising edge of DCLK, and display them one dot by one dot. Therefore the input data timing is different according to different panel resolutions and scan directions. Refer to the AC Timing of UPS051 part, you can use the typ. value for a typical case, or you can use the min. value to lower down the power consumption and EMI.

Because of delta color filter arrangement, the RGB data sequence for even and odd lines are different based on scan direction. For the definition of even and odd lines, see the below figure.



Fig 9. UPS051 even and odd lines definition



Page: 35 / 43

For the RGB sequence, see the below figure.



Fig. 10 UPS051 Input RGB sequence for 960x240 resolution

For the color filter arrangement, see the below figure



Fig. 11 Color filter arrangement for 960x240 resolution

For UPS052 timing, there are two input RGB data modes to choose from: 320xRGB and 360xRGB. Input data is processed and mapped to display dots by integrated driver IC according to panel resolution and scan direction settings. UPS052 input format saves the effort of data scaling for users and keeps a consistent interface for different display resolutions, in the cost of higher input data rate and less image processing elasticity. An additional NTSC/PAL auto-detection function is provided for UPS052 input format. When the function is active, the HSYNC and VSYNC inputs are monitored. If there are more than 288 HSYNC in a VSYNC period, it is detected as the PAL mode (288 active lines). On the other hand, if there are less than 288 HSYNC in a



Page: 36 / 43

VSYNC period, it is asserted as the NTSC mode (240 active lines). Please refer to the serial control setting for more details.

For vertical input timing, both UPS051 and UPS052 accept odd / even field switching or single field only input. For detail timing spec., please refer to Fig 2 and Fig 4.

#### 2. Typical Application Circuit

#### 2-1. Internal LED booster circuit

The integrated driver IC provides build-in LED booster controller, DC-DC charge pump, and Vcom driver. See the below figure for the application circuit.



Fig.12 Typical Application Circuit

Power supply VDC (typical 3.3V) and VCCI (typical 3.3V) are required to provide driver IC power and generate all necessary voltages for LCD related circuits.

According to the above figure, the L1, Q1, D1, and C7 together form the LED boost converter. The converter with 0.6V feedback (FB) and R2 provide a constant 20mA current for LED backlight unit. The boost converter switching signal DRV is generated base on divided frequency of DCLK. Therefore the DCLK input is required for LED driver operation, and the absent of DCLK signal during normal operation will set the driver IC into standby mode. A low ESR capacitor for C7 is recommended in order to reduce voltage ripple of VLED. The build-in LED boost controller is default active, and it is able to be turned off by setting the register SHDB1 to low.

The positive (VGH) and negtive (VGL) power supplies for LCD are generated through build-in DC-DC charge pump circuit, an elegant design with only eight passive power-setting capacitors are required.

The LED booster circuit may cause the wave like phenomenon, In order to reduce the phenomenon ,AGND and DGND (system GND) and LED booster circuit GND must be separated.

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 37 / 43

If user wants higher DC-DC charge pump efficiency or to fine-tune the LED current, using external LED driver circuit is an alternative choice.

<Note> : The charge pump frequency is about 7~8KHz, which can be heard by human. To prevent this signal from being amplified by microphone or other audio recoder, C9~C13 are suggested to be kept as far away as possible from these devices.

#### 2-2. External LED driver circuit

See the below figure for the application circuit.



Fig.13 External LED driver Circuit

Power supply VDC (typical 3.3V) and VCCI (typical 3.3V) are required to provide driver IC power and generate all necessary voltages for LCD related circuits.

According to the above, the LED driver(ZXLD1100) and R1(5 ohm) with 0.1V feedback (FB) can provide a constant 20mA current for LED backlight unit. To control the back light on/off timing, user should create a control signal BL ON (please refer to the ZXLD1100 date sheet).

<Note> : The charge pump frequency is about 7~8KHz, which can be heard by human. To prevent this signal from being amplified by microphone or other audio recoder, C8~C12 are suggested to be kept as far away as possible from these devices.



Page: 38 / 43

# 3. Power ON/OFF Sequence

The register setting of standby mode disabling / enabling is used to control the build-in power on / off sequence.

## 3-1 Power On (Global Reset and Standby Disabling)

After VDC/VCCI power on reset, VSYNC/HSYNC/DCLK/DATA can be input, and serial control interface is also operational. To ensure that panel can be lighted on successfully, the first step is setting global reset (register #5 "16(hex)") as the timing in Fig. 14. Then the LCD driver is in default standby mode after VDC/VCCI power-on, and setting register #5 bit #0 to high (STB=1) to disable the standby mode is required for normal operation. When the standby mode is disabled, a build-in power on sequence is started. The driver IC analog power AVDD is turned on first, and then the LCD positive and negative power supplies VGH/VGL are pumped, and followed by the LED power VLED. Since we recommend using external LED driver, the BL\_ON signal (see Fig.13) should be provided at this time. Please refer to Fig.14 and Fig. 18 for the detail timing of power on/off sequence, especially the global reset timing in Fig. 18.

#### 3-2 Power Off (Standby Enabling)

When the register #5 bit #0 is set to low (STB = 0) to enable standby mode, a build-in power off sequence is started. Please refer to Fig.14 for the detail timing. No serial command programming is allowed right after standby mode is enabled, for a time period of minimum 5 fields (1 field: NTSC=16.6msec / PAL = 20msec).

# 3-3 Clock Stop Reset

The DCLK signal is required for normal operation. When the DCLK is stopped for more than 5.6µsec (or DCLK frequency <140K Hz) during normal operation, the driver IC will be reset and operated in standby mode. This DCLK stop reset does not affect the serial interface settings.



Page: 39 / 43



Fig.14 Power ON / OFF Sequence

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Page: 40 / 43

POWER ON





Fig.15 Recommend serial command settings for UPS051



Page: 41 / 43

POWER ON





Fig.16 Recommend serial command settings for UPS052 320x240



Page: 42 / 43





Fig.17 Recommend serial command settings for CCIR656



Page: 43 / 43



Fig.18 Valid Timing of Global Reset